

# 12-BIT, 3 MSPS, A TO D CONVERTER

AD1672

#### 1.0 SCOPE

This specification documents the detail requirements for space qualified product manufactured on Analog Devices, Inc.'s QML certified line per MIL-PRF-38535 Level V except as modified herein. The manufacturing flow described in the STANDARD SPACE LEVEL PRODUCTS PROGRAM brochure is to be considered a part of this specification. This brochure may be found at: <a href="http://www.analog.com/aerospace">http://www.analog.com/aerospace</a>. This data sheet specifically details the space grade version of this product. A more detailed operational description and a complete data sheet for commercial product grades can be found at <a href="https://www.analog.com/AD1672">www.analog.com/AD1672</a>.

**2.0** Part Number. The complete part number(s) of this specification follow:

Part Number Description

AD1672-703F 12-Bit, 3 MSPS, A to D Converter

AD1672-713D 12-Bit, 3 MSPS, A to D Converter with radiation test

2.1 <u>Case Outline</u>.

Letter Descriptive designator Case Outline (Lead Finish per MIL-PRF-38535)

D GDIP2-T28 28-Lead Sidebrazed DIP package F CDFP3-F28 28-Lead bottom-brazed flatpack

## PIN DESCRIPTION

|            | Pin    |      |                                                                                                                              |
|------------|--------|------|------------------------------------------------------------------------------------------------------------------------------|
| Symbol     | No.    | Туре | Name and Function                                                                                                            |
| DRCOM      | 1      | P    | Digital Output Drive Ground                                                                                                  |
| BIT 12     | 2      | DO   | Data Bit (LSB).                                                                                                              |
| Bit 2-11   | 3-12   | DO   | Data Bits                                                                                                                    |
| BIT 1      | 13     | DO   | Data Bit (MSB).                                                                                                              |
| $DRV_{DD}$ | 14     | Р    | +5V Digital Output Drive Supply                                                                                              |
| OTR        | 15     | DO   | Out of Range is Active High on the leading edge of Code 0 or the trailing edge of Code 4096. See Output Data Format Table V. |
| CLOCK      | 16     | DI   | Sample Clock                                                                                                                 |
| $V_{DD}$   | 17     | Р    | +5V Digital Supply                                                                                                           |
| DCOM       | 18     | P    | Digital Ground                                                                                                               |
| REFCOM     | 19, 24 | P    | Analog Ground                                                                                                                |
| REFOUT     | 20     | AO   | 2.5V Reference Output (Decouple with $1\mu F$ ceramic capacitor to REFCOM).                                                  |
| AIN1       | 21     | AI   | Analog Input                                                                                                                 |
| AIN2       | 22     | AI   | Analog Input                                                                                                                 |
| REFIN      | 23     | Al   | Reference Input                                                                                                              |
| NCOMP2     | 25     | AO   | Noise Compensation (Decouple with 1µF ceramic capacitor to ACOM).                                                            |
| NCOMP1     | 26     | AO   | Noise Compensation (Decouple with 1μF ceramic capacitor to ACOM).                                                            |
| ACOM       | 27     | Р    | Analog Ground                                                                                                                |
| Vcc        | 28     | Р    | +5V Analog Supply                                                                                                            |

TYPE: AI = Analog Input; DI = Digital Input; P = Power

AO = Analog Output; DO = Digital Output

Figure 1 - <u>Terminal connections</u>.

## **3.0** Absolute Maximum Ratings. (TA = 25°C, unless otherwise noted)

| V <sub>CC</sub> with respect to ACOM    | 0.5 to +6.5V              |
|-----------------------------------------|---------------------------|
| V <sub>DD</sub> with respect to DCOM    |                           |
| DRV <sub>DD</sub> with respect to DRCOM | 0.5 to +6.5V              |
| ACOM with respect to DCOM, DRCOM        | 0.5 to +0.5V              |
| Clock with respect to DCOM              | 0.5 to $V_{DD}$ + 0.5V    |
| Digital Outputs with respect to DCOM    | 0.5V to $DRV_{DD} + 0.5V$ |
| AIN with respect to ACOM                | 6.5V to +6.5V             |
| REFIN with respect to ACOM              | 0.5V to $V_{CC}$ + 0.5V   |
| Junction Temperature (T <sub>J</sub> )  | +150°C                    |
| Operating Temperature Range             | 55°C to + 125°C           |
| Storage Temperature                     | 65°C to +150°C            |
| Lead Temperature (10 sec)               | +300°C                    |
|                                         |                           |

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum ratings for extended periods may effect device reliability.

### 3.1 Thermal Characteristics:

Thermal Resistance, Sidebrazed (D) Package Junction-to-Case  $(\Theta_{JC})$  = 28°C/W Max Junction-to-Ambient  $(\Theta_{JA})$  = 70°C/W Max Thermal Resistance, Bottom brazed (F) Package Junction-to-Case  $(\Theta_{JC})$  = 22°C/W Max Junction-to-Ambient  $(\Theta_{JA})$  = 60°C/W Max

#### 4.0 Electrical Table:

| Table I                               |                                        |                                                                                       |              |                      |                   |       |
|---------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------|--------------|----------------------|-------------------|-------|
| Parameter (see notes at end of table) | Symbol                                 | Conditions <u>1/</u><br>Unless Otherwise Specified                                    | Sub<br>Group | Limit<br>Min         | Limit<br>Max      | Units |
| Resolution                            |                                        | No Missing Codes                                                                      | 1,2,3        | 12                   |                   | Bits  |
| Supply Current                        | lvcc                                   |                                                                                       | 1,2,3        |                      | 65                | mA    |
|                                       | I <sub>VDD</sub><br>I <sub>DRVDD</sub> |                                                                                       |              |                      | 2<br>2            |       |
| Power Dissipation                     | PD                                     |                                                                                       | 1,2,3        |                      | 363               | mW    |
| Power supply rejection <u>3/</u>      | PSR                                    | $V_{CC} = 5.0V \pm 0.25V$<br>$V_{DD} = 5.0V \pm 0.25V$<br>$V_{DRDD} = 3.0V \pm 5.25V$ | 1,2,3        | -0.3<br>-0.3<br>-0.1 | 0.3<br>0.3<br>0.1 | %FSR  |
| ACCURACY                              |                                        |                                                                                       | 1,2,3        |                      |                   |       |
| Integral Nonlinearity                 | INL                                    |                                                                                       |              | -2.5                 | 2.5               | LSB   |
| Differential Nonlinearity             | DNL                                    |                                                                                       |              | -1                   | 1.5               | LSB   |
| Offset Zero                           | VOSE                                   |                                                                                       |              | -0.75                | 0.75              | %FSR  |
| Zero Error <u>5</u> /                 |                                        |                                                                                       |              | -0.75                | 0.75              | %FSR  |
| Gain Error <u>2</u> /                 |                                        |                                                                                       |              | -1.5                 | 1.5               | %FSR  |
| Internal Voltage Reference            | Vo                                     | I <sub>OUT</sub> = 0.5 mA <u>4/</u>                                                   | 1,2,3        | 0                    | 2.5               | V     |

## 4.0 Electrical Table: (Cont'd)

| Parameter<br>See notes at end of table                             | Symbol          | Conditions <u>1/</u><br>Unless Otherwise Specified      | Sub<br>Group | Limit<br>Min. | Limit<br>Max | Units |
|--------------------------------------------------------------------|-----------------|---------------------------------------------------------|--------------|---------------|--------------|-------|
| Analog Input                                                       |                 | 2.5V Range Unipolar                                     | 1,2,3        | 0             | 2.5          | V     |
|                                                                    |                 | 5.0V Range Unipolar                                     |              | 0             | 5            |       |
|                                                                    |                 | 5.0V Bipolar                                            |              | -2.5          | 2.5          |       |
| Input Resistance                                                   |                 | 2.5V Input Range<br>5.0V Input Range                    | 1,2,3        | 1.5<br>3      | 2.5<br>5     | KΩ    |
| Output Voltage, High                                               | V <sub>он</sub> | I <sub>OH</sub> =0.5 mA                                 | 1,2,3        | 2.4           |              | V     |
| Output Voltage, Low                                                | Vol             | I <sub>oL</sub> = 1.6 mA                                | 1,2,3        |               | 0.4          | V     |
| Logic Inputs<br>Logic "0" Input Current<br>Logic "1" Input Current | lin<br>lic      | V <sub>IH</sub> =V <sub>DD</sub><br>V <sub>IL</sub> =0V | 1,2,3        | -10           | 10           | uA    |
| AC Parameters:                                                     |                 |                                                         |              |               |              |       |
| Parameter<br>See notes at end of table                             | Symbol          | Conditions <u>1/</u><br>Unless Otherwise Specified      | Sub<br>Group | Limit<br>Min. | Limit<br>Max | Units |
| Signal to Noise Distortion (S/(N+D))                               |                 | f <sub>input</sub> =500KHz                              | 9<br>10,11   | 63<br>62      |              | dB    |
| Signal to Noise Ratio                                              | SNR             | f <sub>input</sub> =500KHz                              | 9<br>10,11   | 66<br>62      |              | dB    |
| Total Harmonic Distortion                                          | THD             | f <sub>input</sub> =500KHz                              | 9,10,11      | -64           |              | dB    |
| Spurious Free Dynamic Range                                        | SFDR            | f <sub>input</sub> =500KHz                              | 9,10,11      | -65           |              | dB    |

#### NOTES:

- $\underline{1/}$  V<sub>CC</sub> = V<sub>DD</sub> = V<sub>DRVDD</sub> = +5.0V.
- 2/ Includes internal reference error.
- $\underline{3}\!/$  Change in full scale as a function of the dc supply voltage.
- $\underline{4}\!\!/$  Current available for external loads. External load should not change during conversion.
- 5/ Bipolar Mode



Figure 1. Timing Diagram

## SWITCHING SPECIFICATIONS

| Parameter                | Symbol          | Value | Units        |
|--------------------------|-----------------|-------|--------------|
| Clock Period             | $t_{\rm C}$     | 334   | ns min       |
| Clock                    | 100             | 08080 |              |
| Pulse Width High         | $t_{\rm CH}$    | 167   | ns min       |
| Pulse Width Low          | t <sub>CL</sub> | 167   | ns min       |
| Output Delay             | top             | 15    | ns min       |
| @ (#%)                   | 15757           | 30    | ns typ       |
| Pipeline Delay (Latency) |                 | 2.5   | Clock Cycles |

#### 4.1 **Electrical Test Requirements:**

| Table II                                |                                                         |  |  |  |
|-----------------------------------------|---------------------------------------------------------|--|--|--|
| Test Requirements                       | Subgroups (in accordance with MIL-PRF-38535, Table III) |  |  |  |
| Interim Electrical Parameters           | 1                                                       |  |  |  |
| Final Electrical Parameters             | 1, 2, 3, 9, 10, 11 <u>1/ 2/</u>                         |  |  |  |
| Group A Test Requirements               | 1, 2, 3, 9, 10, 11                                      |  |  |  |
| Group C end-point electrical parameters | 1 <u>2/</u>                                             |  |  |  |
| Group D end-point electrical parameters | 1                                                       |  |  |  |
| Group E end-point electrical parameters | 1                                                       |  |  |  |

#### 4.2 Table III. Life Test/Burn-In test delta limits.

| Table III     |                |             |       |  |  |
|---------------|----------------|-------------|-------|--|--|
| TEST<br>TITLE | ENDPOINT LIMIT | DELTA LIMIT | UNITS |  |  |
| Icc           | 65             | ±10%        | mA    |  |  |
| Vон           | 2.4            | ±0.24       | V     |  |  |
| Vol           | 0.4            | ±0.1        | V     |  |  |

#### 5.0 Life Test/Burn-In Circuit:

- 5.1 HTRB is not applicable for this drawing.
- 5.2 Burn-in is per MIL-STD-883 Method 1015 test condition D.
- 5.3 Steady state life test is per MIL-STD-883 Method 1005.

<sup>&</sup>lt;u>Table II Notes</u>
<u>1/ PDA applies to Subgroup 1 only. No other subgroups are included in PDA.</u>
<u>2/ See table III for delta parameters.</u>

# AD1672

| Rev | Description of Change                                                                          | Date       |
|-----|------------------------------------------------------------------------------------------------|------------|
| Α   | Initiate                                                                                       | 4/20/2000  |
| В   | Add Flatpack, Add radiation part number, Add timing information on page 3.                     | 3/22/2001  |
| С   | Update web address.                                                                            | 2/7/2002   |
| D   | Change subgroups 4, 5, 6 to 9, 10, 11. Update web address                                      | 1/9/2003   |
| Е   | Delete Burn-In circuit.                                                                        | 8/5/2003   |
| F   | Update header/footer and add to 1.0 Scope description                                          | 2/19/2008  |
| G   | Add Operating Temperature Range to Section 3.0 & Remove (See Figure 2) in Sections 5.2 and 5.3 | 4/4/2008   |
| Н   | Remove obsolete part numbers and update ASD to ADI Standard                                    | 11/30/2011 |
|     |                                                                                                |            |
|     |                                                                                                |            |
|     |                                                                                                |            |